A PVT Tolerant STM-16 Clock-and-Data Recovery LSI Using an On-Chip Loop-Gain Variation Compensation Architecture in 0.20-μm CMOS-SOI
スポンサーリンク
概要
- 論文の詳細を見る
This paper proposes an on-chip loop gain variation compensation architecture for a clock and data recovery (CDR) LSI. The CDR LSI using the proposed architecture can meet the jitter specifications recommended in ITU-T G. 958 under wide variation of temperature and supply voltage. The relation between the jitter specifications and the loop gain is derived theoretically. Gain-variation characteristics of component circuits are studied by circuit simulation. The proposed architecture uses voltage controllers to reduce the gain variation of the LC voltage controlled oscillator (LC-VCO) circuit and charge-pump circuit. The voltage controllers are designed to have a first-order positive coefficient to temperature, which is found by an analysis of the gain variation characteristics. An STM-16 CDR with the proposed architecture is implemented in 0.20-μm fully depleted CMOS/SOI. The CDR shows a wide capture range of ±140MHz and meets both the jitter transfer and the jitter tolerance specifications in the ambient temperature range from -40 to 85°C and with the supply voltage variation of ±6%.
- (社)電子情報通信学会の論文
- 2008-04-01
著者
-
OHTOMO Yusuke
NTT Microsystem Integration Laboratories, NTT Corporation
-
NOGAWA Masafumi
NTT Microsystem Integration Laboratories, NTT Corporation
-
NISHIMURA Kazuyoshi
NTT Microsystem Integration Laboratories, NTT Corporation
-
Ohtomo Yusuke
Ntt Microsystem Integration Laboratories Ntt Corporation
-
Nogawa Masafumi
Ntt Microsystem Integration Laboratories Ntt Corporation
-
Nishimura Kazuyoshi
Ntt Microsystem Integration Laboratories Ntt Corporation
-
Nishimura Kazuyoshi
Ntt Microsystem Integration Laboratories
-
KOIZUMI Hiroshi
NTT Microsystem Integration Laboratories, NTT Corporation
-
Koizumi Hiroshi
Ntt Microsystem Integration Laboratories Ntt Corporation
-
Ohtomo Yusuke
Ntt Microsystem Integration Laboratories Ntt Corp.
関連論文
- A 10-Gb/s Burst-Mode Clock-and-Data Recovery IC with Frequency-Adjusting Dual Gated VCOs
- A 10-Gb/s Burst-Mode Clock-and-Data Recovery IC with Frequency-Adjusting Dual Gated VCOs
- Body-Charge-Induced Switching Characteristics in Fully Depleted Silicon-on-Insulator Digital Circuits
- A PVT Tolerant STM-16 Clock-and-Data Recovery LSI Using an On-Chip Loop-Gain Variation Compensation Architecture in 0.20-μm CMOS-SOI
- An Injection-Controlled 10-Gb/s Burst-Mode CDR Circuit for a 1G/10G PON System
- Area-Effective Inductive Peaking with Interwoven Inductor for High-Speed Laser-Diode Driver for Optical Communication System
- Body-Charge-Induced Switching Characteristics in Fully Depleted Silicon-on-Insulator Digital Circuits
- Small and Low-Cost Dual-Rate Optical Triplexer for OLT Transceivers in 10G/1G Co-existing 10G-EPON Systems
- A Ubiquitous Blood Pressure Sensor Worn at the Ear