Additivity between sSOI- and CESL-induced nMOSFETs Performance Boosts
スポンサーリンク
概要
- 論文の詳細を見る
- 2007-09-19
著者
-
Delaye V.
Cea-leti
-
ANDRIEU F.
CEA-LETI
-
FAYNOT O.
CEA-LETI
-
DELEONIBUS S.
CEA-LETI
-
DELEONIBUS S.
CEA/DRT-LETI
-
Maury P.
Cea-leti Minatec
-
Casse M.
Cea-leti Minatec
-
Allain F.
Cea-leti Minatec
-
BUJ-DUFOURNET C.
CEA-LETI MINATEC
-
ROCHETTE F.
CEA-LETI MINATEC
-
AUSSENAC F.
CEA-LETI MINATEC
-
TOSTI L.
CEA-LETI MINATEC
-
VANDROUX L.
CEA-LETI MINATEC
-
DAVAL N.
SOITEC, Parc technologique des Fontaines
-
CAYREFOURCQ I.
SOITEC, Parc technologique des Fontaines
-
Daval N.
Soitec Parc Technologique Des Fontaines
-
Cayrefourcq I.
Soitec Parc Technologique Des Fontaines
関連論文
- 3D Stacked Nanowires CMOS Integration with a Damascene Finfet Process
- Planar Double Gate CMOS transistors with 40nm metal gate for multipurpose applications
- Additivity between sSOI- and CESL-induced nMOSFETs Performance Boosts
- A High Pressure High Temperature Poly Buffer LOCOS (HP-HTPBL) Isolation Process for 1Gbit Density Non Volatile Memories
- High Performance Shallow Trench Isolation for High Density Flash Memory Cells
- A Post Gigabit Generation Flash Memory Shallow Trench Isolation Scheme. The LATI-STI Process (LArge Tilt Implanted Sloped Trench Isolation) Using 100% CMP Planarization