Multi-Gate Fin Field-Effect Transistors Junctions Optimization by Conventional Ion Implantation for (Sub-)22 nm Technology Nodes Circuit Applications
スポンサーリンク
概要
- 論文の詳細を見る
In this work we explore several doping schemes for aggressively scaled multi-gate field-effect transistor devices with the conduction channels wrapped around silicon fins (FinFETs) ($H_{\text{Fin}}\sim 37$ nm, $W_{\text{Fin}}\geq 10$ nm, $L_{\text{g}}\geq 30$ nm), using conventional ion implantation (I/I), and suitable for both logic and dense circuit applications. We demonstrate that low-energy and: 1) low-tilt, double-sided extension(-less) I/I, or 2) high-tilt, single-sided extension I/I schemes can enable pitch scaling without resist shadowing effects, with no penalty in device performance and yielding higher six transistors-static random access memory (6T-SRAM) static noise margin (SNM) values. Key advantages of the extension-less approach are: reduced cost and cycle time with 2 less critical I/I photos, enabling better quality, defect-free growth of Si-epitaxial raised source/drain (SEG), and up to $20\times$ lower $I_{\text{OFF}}$. It, however, requires a tight spacer critical dimension (CD) control, a less critical parameter for the single-sided I/I scheme, which also allows wider overlay margins.
- 2011-04-25
著者
-
Absil Philippe
IMEC, Kapeldreef 75, B-3001 Leuven, Belgium
-
Hoffmann Thomas
IMEC, Kapeldreef 75, B-3001 Leuven, Belgium
-
Horiguchi Naoto
IMEC, Kapeldreef 75, B-3001 Leuven, Belgium
-
Veloso Anabela
IMEC, Kapeldreef 75, B-3001 Leuven, Belgium
-
Keersgieter An
IMEC, Kapeldreef 75, B-3001 Leuven, Belgium
-
Brus Stephan
IMEC, Kapeldreef 75, B-3001 Leuven, Belgium
関連論文
- High Hole Mobility in 65 nm Strained Ge p-Channel Field Effect Transistors with HfO2 Gate Dielectric
- Multi-Gate Fin Field-Effect Transistors Junctions Optimization by Conventional Ion Implantation for (Sub-)22 nm Technology Nodes Circuit Applications
- W versus Co--Al as Gate Fill-Metal for Aggressively Scaled Replacement High-k/Metal Gate Devices for (Sub-)22 nm Technology Nodes
- Effective Work Function Engineering for Aggressively Scaled Planar and Multi-Gate Fin Field-Effect Transistor-Based Devices with High-k Last Replacement Metal Gate Technology
- Si
- Two- and Three-Dimensional Fully-Depleted Extension-Less Devices for Advanced Logic and Memory Applications
- Thermal and plasma treatments for improved (sub-)1 nm equivalent oxide thickness planar and FinFET-based replacement metal gate high-k last devices and enabling a simplified scalable CMOS integration scheme