Defect Generation and Severity Comparison of Negative Bias Temperature Stress-Induced Degradation on 90 nm p-Channel Metal–Oxide–Semiconductor Field-Effect Transistors with Different Oxide Thicknesses
スポンサーリンク
概要
- 論文の詳細を見る
The aim of this study is to investigate negative bias temperature (NBT) stress-induced p-channel metal–oxide–semiconductor field-effect transistor (pMOSFET) degradation in 90 nm complementary metal–oxide–semiconductor (CMOS) technology. The study especially focuses on the effects of NBT stress on the pMOSFETs with different oxide thicknesses, such as 16, 31, and 68 Å, and on its degree of severity compared with the degradation induced by drain avalanche hot-carrier (DAHC) stress and channel hot-carrier (CHC) stress at the same biased voltage and temperature. We find that although NBT-induced damage is more serious in devices with a thicker silicon oxynitride (SiON) dielectric, the predicted lifetimes reveal that the pMOSFETs with thinner oxide layers will be more critical in meeting the reliability requirements. Very similar results are also found for the comparison of NBT stress and CHC stress, i.e., although CHC stress is more severe than NBT stress under the test conditions, NBT stress is more critical under operational conditions, while DAHC stress only causes very minor degradation. Additionally, it is always interesting and important to understand degradation mechanisms. Therefore the gated-diode (GD) method is used in this study to determine the cause of NBT stress-induced degradation. Many insights are found by analyzing the results of the GD measurements and are reported in this work.
- 2010-04-25
著者
-
Chen Shuang-Yuan
Institute of Mechatronic Engineering, National Taipei University of Technology, 1, Sec. 3, Chung-Hsiao E. Rd., Taipei 106, Taiwan
-
Tu Chia-Hao
Institute of Mechatronic Engineering, National Taipei University of Technology, 1, Sec. 3, Chung-Hsiao E. Rd., Taipei 106, Taiwan
-
Chia-Hao Tu
Institute of Mechatronic Engineering, National Taipei University of Technology, 1, Sec. 3, Chung-Hsiao E. Rd., Taipei 106, Taiwan
関連論文
- Interfacial and Electrical Characterization in Metal–Oxide–Semiconductor Field-Effect Transistors with CeO2 Gate Dielectric
- Defect Generation and Severity Comparison of Negative Bias Temperature Stress-Induced Degradation on 90 nm p-Channel Metal–Oxide–Semiconductor Field-Effect Transistors with Different Oxide Thicknesses
- The Influence of Hf-Composition on Atomic Layer Deposition HfSiON Gated Metal–Oxide–Semiconductor Field-Effect Transistors after Channel-Hot-Carrier Stress
- Investigation of DC Hot-Carrier Degradation at Elevated Temperatures for n-Channel Metal–Oxide–Semiconductor Field-Effect-Transistor of 0.13 μm Technology
- Mismatches after Hot-Carrier Injection in Advanced Complementary Metal–Oxide–Semiconductor Technology Particularly for Analog Applications
- Investigation of DC Hot-Carrier Degradation at Elevated Temperatures for p-Channel Metal–Oxide–Semiconductor Field-Effect Transistors of 0.13 μm Technology