Interconnect-Driven Floorplanning with Noise-Aware Buffer Planning
スポンサーリンク
概要
- 論文の詳細を見る
Crosstalk-induced noise has become a key problem in interconnect optimization when technology improves, spacing diminishes, and coupling capacitance/inductance increases. Buffer insertion/sizing is one of the most effective and popular techniques to reduce interconnect delay and decouple coupling effects. It is traditionally applied to post-layout optimization. However, it is obviously infeasible to insert/size hundreds of thousands buffers during the post-layout stage when most routing regions are occupied. Therefore, it is desirable to incorporate buffer planning into floorplanning to ensure timing closure and design convergence. In this paper, we first derive formulae of buffer insertion for timing and noise optimization, and then apply the formulae to compute the feasible regions for inserting buffers to meet both timing and noise constraints. Experimental results show that our approach achieves an average success rate of 80.9% (78.2%) of nets meeting timing constraints alone (both timing and noise constraints) and consumes an average extra area of only 0.49% (0.66%) over the given floorplan, compared with the average success rate of 75.6% of nets meeting timing constraints alone and an extra area of 1.33% by the BBP method proposed previously.
- The Institute of Electronics, Information and Communication Engineersの論文
著者
-
CHEN Liang-Bi
Department of Computer Science and Engineering, National Sun Yat-Sen University
-
Chen Liang-bi
Department Of Computer Science And Engineering National Sun Yat-sen University
-
Li Katherine
Department Of Computer Science And Engineering National Sun Yat-sen University
-
HO Yingchieh
Department of Electrical Engineering, National Dong-Hwa University
-
HO Yingchieh
Department of Electrical and Control Engineering, National Chiao Tung University
関連論文
- HPChecker : An AMBA AHB On-Chip Bus Protocol Checker with Efficient Verification Mechanisms
- A System-Level Model of Design Space Exploration for a Tile-Based 3D Graphics SoC Refinement
- Maximal Interconnect Resilient Methodology for Fault Tolerance, Yield, and Reliability Improvement in Network on Chip
- Interconnect-Driven Floorplanning with Noise-Aware Buffer Planning
- An Oscillation-Based On-Chip Temperature-Aware Dynamic Voltage and Frequency Scaling Scheme in System-on-a-Chip