A Third-Order Low-Distortion Delta-Sigma Modulator with Opamp Sharing and Relaxed Feedback Path Timing
スポンサーリンク
概要
- 論文の詳細を見る
This paper proposes a third-order low-distortion delta-sigma modulator (DSM). The third-order noise shaping is achieved by a single opamp (excluding the quantizer). In the proposed DSM structure, the timing limitation on the quantizer and dynamic element matching (DEM) logic in a conventional low-distortion structure can be relaxed from a non-overlapping interval to half of the clock period. A cyclic analog-to-digital converter with a loading-free technique is utilized as a quantizer, which shares an opamp with the active adder. The signal transfer function (STF) is preserved as unity, which means that the integrators process only the quantization noise component. As a result, the opamp used for the integrators has lower requirements, as low-distortion DSMs, on slew rate, output swing, and power consumption. The proposed third-order DSM with a 4-bit cyclic-type quantizer is implemented in a 90-nm CMOS process. Under a sampling rate of 80MHz and oversampling ratio of 16, simulation results show that an 81.97-dB signal-to-noise and distortion ratio and an 80-dB dynamic range are achieved with 4.17-mW total power consumption. The resulting figure of merit (FOM) is 81.5 fJ/conversion-step.
著者
-
Liu Bin-da
Department Of Electrical Engineering National Cheng Kung University
-
CHAO I-Jen
Department of Electrical Engineering, National Cheng Kung University
-
HSU Chung-Lun
Department of Electrical Engineering, National Cheng Kung University
-
CHANG Soon-Jyu
Department of Electrical Engineering, National Cheng Kung University
-
HUANG Chun-Yueh
Department of Electrical Engineering, National University of Tainan
-
TING Hsin-Wen
Department of Electronics Engineering, National Kaohsiung University of Applied Sciences
関連論文
- A Versatile Step-Up/Step-Down Switched-Capacitor-Based DC-DC Converter
- A 0.8-V 250-MSample/s Double-Sampled Inverse-Flip-Around Sample-and-Hold Circuit Based on Switched-Opamp Architecture
- Low-Power Circuit Techniques for Low-Voltage Pipelined ADCs Based on Switched-Opamp Architecture
- Coefficients Generation for the 4th-Order Leapfrog Sigma-Delta A/D Converters (Analog Signal Processing)
- A 1.2V Rail-to-Rail Analog CMOS Rank Filter
- A Third-Order Low-Distortion Delta-Sigma Modulator with Opamp Sharing and Relaxed Feedback Path Timing
- An Analog CMOS Rank-Order Extractor with O(N) Complexity Using Maximum/Winner-Take-All Circuit(Integrated Electronics)