A Hierarchical Criticality-Aware Architectural Synthesis Framework for Multicycle Communication
スポンサーリンク
概要
- 論文の詳細を見る
In deep submicron era, wire delay is no longer negligible and is becoming a dominant factor of the system performance. To cope with the increasing wire delay, several state-of-the-art architectural synthesis flows have been proposed for the distributed register architectures by enabling on-chip multicycle communication. In this article, we present a new performance-driven criticality-aware synthesis framework CriAS targeting regular distributed register architectures. To achieve high system performance, CriAS features a hierarchical binding-then-placement for minimizing the number of performance-critical global data transfers. The key ideas are to take time criticality as the major concern at earlier binding stages before the detailed physical placement information is available, and to preserve the locality of closely related critical components in the later placement phase. The experimental results show that CriAS can achieve an average of 14.26% overall performance improvement with no runtime overhead as compared to the previous art.
- (社)電子情報通信学会の論文
- 2010-07-01
著者
-
Huang Juinn-dar
Department Of Electronics Engineering And The Institute Of Electronics National Chiao Tung Universit
-
Chen Chia-i
Department Of Electronics Engineering And The Institute Of Electronics National Chiao Tung Universit
-
Huang Juinn-dar
Department Of Electronics Engineering And Institute Of Electronics National Chiao Tung University
-
Chen Chia-i
Department Of Electronics Engineering And Institute Of Electronics National Chiao Tung University
関連論文
- Communication Synthesis for Interconnect Minimization in Multicycle Communication Architecture
- A Hierarchical Criticality-Aware Architectural Synthesis Framework for Multicycle Communication
- Communication Synthesis for Interconnect Minimization Targeting Distributed Register-File Microarchitecture
- Performance-Driven Architectural Synthesis for Distributed Register-File Microarchitecture with Inter-Island Delay