A Reduced-Sample-Rate Sigma-Delta-Pipeline ADC Architecture for High-Speed High-Resolution Applications(<Special Section>Analog Circuit and Device Technologies)
スポンサーリンク
概要
- 論文の詳細を見る
A reduced-sample-rate (RSR) sigma-delta-pipeline (SDP) analog-to-digital converter architecture suitable for high-resolution and high-speed applications with low oversampling ratios (OSR) is presented. The proposed architecture employs a class of high-order noise transfer function (NTF) with a novel pole-zero locations. A design methodology is developed to reach the optimum NTF. The optimum NTF determines the location of the non-zero poles improving the stability of the loop and implementing the reduced-sample-rate structure, simultaneously. Unity gain signal transfer function to mitigate the analog circuit imperfections, simplified analog implementation with reduced number of operational transconductance amplifiers (OTAs), and novel, aggressive yet stable NTF with high out of band gain to achieve larger peak signal-to-noise ratio (SNR) are the main features of the proposed NTF and ADC architecture. To verify the usefulness of the proposed architecture, NTF, and design methodology, two different cases are investigated. Simulation results show that with a 4th-order modulator, designed making use of the proposed approach, the maximum SNDR of 115dB and 124.1dB can be achieved with only OSR of 8, and 16 respectively.
- 2006-06-01
著者
-
Shoaei Omid
Univ. Tehran Irn
-
Shoaei Omid
Ic Design Center University Of Tehran
-
MAJIDZADEH Vahid
IC Design Center, University of Tehran
-
Majidzadeh Vahid
Ic Design Center University Of Tehran
関連論文
- Analysis of the Clock Jitter Effects in a Time Invariant Model of Continuous Time Delta Sigma Modulators( Analog Circuit Techniques and Related Topics)
- A New Method for Elimination of the Clock Jitter Effects in Continuous Time Delta-Sigma Modulators(Nonlinear Theory and its Applications)
- A Simplified Illustration of Arbitrary DAC Waveform Effects in Continuous Time Delta-Sigma Modulators(VLSI Design and CAD Algorithms)
- Low-Voltage Sigma-Delta Modulator Topologies for Broadband Communications Applications(Analog Circuit and Device Technologies)
- A Reduced-Sample-Rate Sigma-Delta-Pipeline ADC Architecture for High-Speed High-Resolution Applications(Analog Circuit and Device Technologies)
- A New Infrastructure for Digital Pre-Filtering in Multi-bit Continuous Time Delta Sigma Modulators(Electronic Circuits)