Performance Evaluation of Signed-Digit Architecture for Weighted-to-Residue and Residue-to-Weighted Number Converters with Moduli Set (2^n-1,2^n,2^n+1)(Computer Architecture)
スポンサーリンク
概要
- 論文の詳細を見る
High-speed signed-digit (SD) architectures for weighted-to-residue (WTOR) and residue-to-weighted (RTOW) number conversions with the moduli set (2^n, 2^n-1, 2^n+1) are proposed. The complexity of the conversion has been greatly reduced by using compact forms for the multiplicative inverse and the properties of modular arithmetic. The simple relationships of WTOR and RTOW number conversions result in simpler hardware requirements for the converters. The primary advantages of our method are that our conversions use the modulo m signed-digit adder (MSDA) only and that the constructions are simple. We also investigate the modular arithmetic between binary and SD number representation using circuit designs and a simulation, and the results show the importance of SD architectures for WTOR and RTOW number conversions. Compared to other converters, our methods are fast and the execution times are independent of the word length. We also propose a high-speed method for converting an SD number to a binary number representation.
- 一般社団法人情報処理学会の論文
- 2006-06-15
著者
-
Wei Shugang
Department Of Computer Science Gunma University
-
CHEN SHUANGCHING
Department of Computer Science, Gunma University
-
Chen Shuangching
Department Of Computer Science Gunma University
関連論文
- FPGA implementation of gain calculation using a polynomial expression for audio signal level dynamic compression
- A VLSI implementation method of a compressor for audio systems
- Performance Evaluation of Signed-Digit Architecture for Weighted-to-Residue and Residue-to-Weighted Number Converters with Moduli Set (2^n-1,2^n,2^n+1)(Computer Architecture)
- New Booth Modulo m Multipliers with Signed-Digit Number Arithmetic(Computer Architecture)
- New Booth Modulo m Multipliers with Signed-Digit Number Arithmetic
- Performance Evaluation of Signed-Digit Architecture for Weighted-to-Residue and Residue-to-Weighted Number Converters with Moduli Set (2n-1, 2n, 2n+1)
- Performance Evaluation of Signed-Digit Architecture for Weighted-to-Residue and Residue-to-Weighted Number Converters with Moduli Set (2n-1, 2n, 2n+1)
- New Booth Modulo m Multipliers with Signed-Digit Number Arithmetic