A 300MHz Embedded Flash Memory with Pipeline Architecture and Offset-Free Sense Amplifiers for Dual-Core Automotive Microcontrollers
スポンサーリンク
概要
- 論文の詳細を見る
A novel 300MHz embedded flash memory for dual-core microcontrollers with a shared ROM architecture is proposed. One of its features is a three-stage pipeline read operation, which enables reduced access pitch and therefore reduces performance penalty due to conflict of shared ROM accesses. Another feature is a highly sensitive sense amplifier that achieves efficient pipeline operation with two-cycle latency one-cycle pitch as a result of a shortened sense time of 0.63ns. The combination of the pipeline architecture and proposed sense amplifiers significantly reduces access-conflict penalties with shared ROM and enhances performance of 32-bit RISC dual-core microcontrollers by 30%.
著者
-
KAJIYAMA Shinya
Central Research Laboratory, Hitachi, Ltd.
-
FUJITO Masamichi
Renesas Technology Corporation
-
KASAI Hideo
Renesas Technology Corporation
-
MIZUNO Makoto
Renesas Technology Corporation
-
YAMAGUCHI Takanori
Renesas Technology Corporation
-
SHINAGAWA Yutaka
Renesas Technology Corporation
関連論文
- A 300MHz Embedded Flash Memory with Pipeline Architecture and Offset-Free Sense Amplifiers for Dual-Core Automotive Microcontrollers
- A 300MHz Embedded Flash Memory with Pipeline Architecture and Offset-Free Sense Amplifiers for Dual-Core Automotive Microcontrollers
- A Design of Constant-Charge-Injection Programming Scheme for AG-AND Flash Memories Using Array-Level Analytical Model