The design of high holding voltage SCR for whole-chip ESD protection
スポンサーリンク
概要
- 論文の詳細を見る
In this paper, we have investigated the electrical characteristics of Silicon Controlled Rectifier (SCR)-based ESD power clamp circuit with high holding voltage for whole-chip ESD protection. The proposed ESD power clamp circuit (HHVSCR: High Holding Voltage SCR) has different well (n/p-well) length (3/7µm - 8/2µm) and p-drift (p+) length (8µm - 16µm). The measurement results indicate that dimension of n/p-well and p-drift has a great effect on holding voltage (2V-5V) and a little effect on the triggering voltage (6.5V∼7V). And the whole-chip ESD protection was designed for 2.5∼3.3V applications, this whole-chip ESD protection design can be discharged in ESD-stress mode (PD, ND, PS, NS) as well as VDD-VSS mode. The robustness of the novel ESD protection cells were measured to 6kV (HBM: Human Body Model), 280V (MM: Machine Model).
著者
-
Kim Kui-dong
Electronics And Telecommunications Res. Inst.
-
Koo Yong-Seo
Department of Electronic Engineering Seokyeong University
-
Lee Kwang-Yeob
Department of Computer Engineering Seokyeong University
-
Kwon Jong-Ki
Electronics and Telecommunications Research Institute
-
Kwon Jong-ki
Electronics And Telecommunications Res. Inst.
-
Kim Kui-Dong
Electronics and Telecommunications Research Institute
関連論文
- The design of high holding voltage SCR for whole-chip ESD protection
- Analysis of the electrical characteristics of SCR-based ESD Protection Device (PTSCR) in 0.13/0.18/0.35um process technology
- SCR stacking structure with high holding voltage for high voltage power clamp