Performance Evaluation of a Processing Element for an On-Chip Multiprocessor (Special Issue on Super Chip for Intelligent Integrated Systems)
スポンサーリンク
概要
- 論文の詳細を見る
A 250-MIPS, 125-MFLOPS peak performance processing element (PE), which is being developed for an on-chip multiprocessor, has been modeled and evaluated. The PE includes the following new architecture components: an FPU shared by several IUs in order to increase the efficiency of the FPU pipelines, an on-chip data cache with a prefetch mechanism to reduce clock cycles waiting for memory, and an interface to high speed DRAM, such as Rambus DRAM and Synchronous DRAM. As a result, a PE model with an FPU shared by four or eight IUs causes only 10% performance reduction compared to a model with an un-shared FPU model while saving the cost of three FPUs. Furthermore, a PE model with prefetch operates 1.2 to 1.8 times faster than a model without prefetch at 250-MHz clock rate when the Rambus DRAM is connected. It becomes clear that this PE architecture can bring a high effective performance at over 250-MHz, and is cost-effective for the on-chip multiprocessor.
- 社団法人電子情報通信学会の論文
- 1994-07-25
著者
-
YOSHIDA Takeshi
Research Institute for Nanodevice and Bio Systems, Hiroshima University
-
Goto Nobuyuki
Research And Development Center Toshiba Corporation
-
Sato Toshinori
System Ulsi Engineering Laborarory Toshiba Corporation
-
Takahashi Masafumi
Research and Development Center, TOSHIBA CORPORATION
-
Fujii Hiroshige
Research and Development Center, TOSHIBA CORPORATION
-
Kaneko Emi
Research and Development Center, TOSHIBA CORPORATION
-
Sato Toshinori
Research and Development Center, TOSHIBA CORPORATION
-
Takano Hiroyuki
Research and Development Center, TOSHIBA CORPORATION
-
Tago Haruyuki
Research and Development Center, TOSHIBA CORPORATION
-
Suzuki Seigo
Research and Development Center, TOSHIBA CORPORATION
-
Takano Hiroyuki
Research & Development Center Taiheiyo Cement Corp.
-
Takano Hiroyuki
Research And Development Center Toshiba Corporation
-
Kaneko Emi
Research And Development Center Toshiba Corporation
-
Suzuki S
Toshiba Co. Ohtawara‐shi Jpn
-
Tago Haruyuki
Research And Development Center Toshiba Corporation
-
Suzuki S
Ntt East Corp. Tokyo Jpn
-
Fujii H
Ulsi Research Laboratories Toshiba Corporation
-
Fujii Hiroshige
Research And Development Center Toshiba Corporation
-
Yoshida Takeshi
Research And Development Center Toshiba Corporation
-
Takahashi Masafumi
Research And Development Center Toshiba Corporation
-
Takahashi Masafumi
Research And Development Center Stanley Electric Corporation
関連論文
- A Simple Wireless Intra-Oral Thermometry : A Denture with a CMOS Chip
- A310 CHLORINE REMOVAL FROM PLASTIC-IMPREGNATED MSW FOR PRODUCING SOLID FUEL USING INNOVATIVE LOW TEMPERATURE HYDROTHERMAL TREATMENT TECHNOLOGY(Fuel)
- Performance Evaluation of a Processing Element for an On-Chip Multiprocessor (Special Issue on Super Chip for Intelligent Integrated Systems)
- High T_c SQUID Detector for Magnetic Metallic Particles in Products
- High-T_c SQUID Metal Detection System for Food and Pharmaceutical Contaminants(SQUIDs, Superconducting Electronic Devices and Their Applications)
- Hiding Data Cache Latency with Load Address prediction
- Structure and Motion of 3D Moving Objects from Multi-Views
- Implementation Techniques for Fast OBDD Dynamic Variable Reordering
- Remediation of Cadmium-contaminated Paddy Soils by Washing with Ferric Chloride (FeCl3): Effect of Soil Washing on the Cadmium Concentration in Soil Solution and Spinach