Hiding Data Cache Latency with Load Address prediction
スポンサーリンク
概要
- 論文の詳細を見る
A new prediction method for the effective address is presented. This method works with the buffer named the address prediction buffer, and allows the data cache to be accessed speculatively. As a consequence of the trend toward increasing clock frequency, the internal cache is no longer able to fill the speed gap between the processor and the external memory, and the data cache latency degrades the processor performance. In order to hide this latency, the prediction method is proposed. By this method, the load address is predicted, and the data is fetched earlier than the memory access stage. In the case that the prediction is correct, the latency is hidden. Even if the prediction is incorrect, the performance is not degraded by any miss penalties. We have found that the prediction accuracy is 81.9% on average, and thus the performance is improved by 6.6% on average and a maximum of 12.1% for the integer programs.
- 社団法人電子情報通信学会の論文
- 1996-11-25
著者
-
Sato Toshinori
System Ulsi Engineering Laborarory Toshiba Corporation
-
Suzuki S
Toshiba Co. Ohtawara‐shi Jpn
-
Suzuki S
Ntt East Corp. Tokyo Jpn
-
FUJII Hiroshige
ULSI Research Laboratories, Toshiba Corporation
-
SUZUKI Seigo
System ULSI Engineering Laborarory, Toshiba Corporation
-
Fujii H
Ulsi Research Laboratories Toshiba Corporation
関連論文
- Performance Evaluation of a Processing Element for an On-Chip Multiprocessor (Special Issue on Super Chip for Intelligent Integrated Systems)
- High T_c SQUID Detector for Magnetic Metallic Particles in Products
- High-T_c SQUID Metal Detection System for Food and Pharmaceutical Contaminants(SQUIDs, Superconducting Electronic Devices and Their Applications)
- Hiding Data Cache Latency with Load Address prediction
- Structure and Motion of 3D Moving Objects from Multi-Views