Methodology for Latchup-Free Design in Merged BiPMOSs
スポンサーリンク
概要
- 論文の詳細を見る
The methodology for latchup-free design in bipolar and PMOS merged gates, so-called BiPMOS gates, is considered. Although BiPMOS gates can provide higher switching characteristics than conventional, individually drawn, BiCMOS gates even when the supply voltage is reduced, the general methodology to prevent latchup has been lacking. This paper presents an approximate, but sufficiently correct, mathematical technique to solve the Laplace equation, which gives the distribution of latchup trigger current for the given BiPMOS drawings. It is shown that the resistances of the collector plug and the spreading resistance under the base-collector junction greatly influence latchup, and that the well-emitter overlapping space becomes a problem in the case of a single collector. The distribution of latchup triggering current for the double-emitter double collector NPN transistor indicates the optimum position of the source diffusion area.
- 社団法人電子情報通信学会の論文
- 1994-10-25
著者
関連論文
- Analysis of Narrow Emitter Effects in Half-Micron Bipolar Transistors
- Methodology for Latchup-Free Design in Merged BiPMOSs
- Measuring AC Emitter and Base Series Resistances in Bipolar Transistors