Way-Scaling to Reduce Power of Cache with Delay Variation
スポンサーリンク
概要
- 論文の詳細を見る
The share of leakage in cache power consumption increases with technology scaling. Choosing a higher threshold voltage (Vth) and/or gate-oxide thickness (Tox) for cache transistors improves leakage, but impacts cell delay. We show that due to uncorrelated random within-die delay variation, only some (not all) of cells actually violate the cache delay after the above change. We propose to add a spare cache way to replace delay-violating cache-lines separately in each cache-set. By SPICE and gate-level simulations in a commercial 90nm process, we show that choosing higher Vth, Tox and adding one spare way to a 4-way 16KB cache reduces leakage power by 42%, which depending on the share of leakage in total cache power, gives up to 22.59% and 41.37% reduction of total energy respectively in L1 instruction- and L2 unified-cache with a negligible delay penalty, but without sacrificing cache capacity or timing-yield.
- (社)電子情報通信学会の論文
- 2008-12-01
著者
-
Ishihara Tohru
System Lsi Research Center Kyushu University
-
GOUDARZI Maziar
System LSI Research Center, Kyushu University
-
MATSUMURA Tadayuki
Graduate School of Information Science and Electrical Engineering, Kyushu University
-
Goudarzi Maziar
System Lsi Research Center Kyushu University
-
Matsumura Tadayuki
Graduate School Of Information Science And Electrical Engineering Kyushu University
関連論文
- Reliable Cache Architectures and Task Scheduling for Multiprocessor Systems
- Architectural-Level Soft-Error Modeling for Estimating Reliability of Computer Systems(VLSI Design Technology,VLSI Technology toward Frontiers of New Market)
- Temperature-Aware Configurable Cache to Reduce Energy in Embedded Systems
- The potential of temperature-aware configurable cache on energy reduction (計算機アーキテクチャ)
- The potential of temperature-aware configurable cache on energy reduction (集積回路)
- Custom Instructions with Multiple Exits : Generation and Execution
- Custom Instructions with Multiple Exits : Generation and Execution
- Way-Scaling to Reduce Power of Cache with Delay Variation
- A Multi-Performance Processor for Reducing the Energy Consumption of Real-Time Embedded Systems