A Flash Memory Technology for Operating Voltage Reduction and Self-Convergence of the Over Erased Cells
スポンサーリンク
概要
- 論文の詳細を見る
- 1995-08-21
著者
-
Shinmura N.
Vlsi Development Laboratories Ic Tenri Group Sharp Corporation
-
TANIGAMI T.
VLSI Development Laboratories, IC Tenri Group, SHARP Corporation
-
HAKOZAKI K.
VLSI Development Laboratories, IC Tenri Group, SHARP Corporation
-
SATO S.
VLSI Development Laboratories, IC Tenri Group, SHARP Corporation
-
IGUCHI K.
VLSI Development Laboratories, IC Tenri Group, SHARP Corporation
-
SAKIYAMA K.
VLSI Development Laboratories, IC Group, SHARP Corporation
-
Tanigami T.
Vlsi Development Laboratories Ic Tenri Group Sharp Corporation
-
Hakozaki K.
Vlsi Development Laboratories Ic Tenri Group Sharp Corporation
-
Sakiyama K.
Vlsi Development Laboratories Ic Group Sharp Corporation
関連論文
- Drain Disturb Relaxation by Substrate bias Selecting Scheme for Sector Erase Flash Memory with Conventional Single Stacked Gate Cell Structure
- A Flash Memory Technology for Operating Voltage Reduction and Self-Convergence of the Over Erased Cells
- The Control of Sidelobe Intensity with Arrangement of the Chrome Pattern (COSAC) in Half-Tone Phase-Shifting Mask