Two-Step Inverse Modeling for Estimation of Channel Impurity Pile-up
スポンサーリンク
概要
- 論文の詳細を見る
A scheme for estimating the amount of channel impurity pile-up using inverse modeling assuming a simplified effective impurity profile is proposed. Impurity profile is divided into deep and surface regions, and they are evaluated in two steps. In the first step, the impurity profile in the deep region is determined using the shift of threshold voltage, and then in the second step, the impurity profile in the surface region is determined using the threshold voltage. By taking drain-induced barrier lowering (DIBL) into account, this scheme can be used to estimate the effective impurity profile in short-channel devices, and thus, can be used to evaluate the gate length dependence of the channel impurity pile-up. Evaluated results on n-type metal–oxide–semiconductor field-effect transistors (MOSFETs) indicate that the impurity pile-up is strong and gate-length-dependent in spike-annealed MOSFETs, whereas laser-annealed MOSFETs show almost no impurity pile-up. The proposed scheme can be used to clearly detect such process condition dependence, and therefore, is helpful for process optimization.
- Published by the Japan Society of Applied Physics through the Institute of Pure and Applied Physicsの論文
- 2008-04-25
著者
-
Hane Masami
Device Platforms Research Laboratories Nec Corporation
-
Nagumo Toshiharu
Device Platforms Research Laboratories Nec Corporation
-
Akiyama Yutaka
Advanced Device Development Division Nec Electronics Corporation
-
Takeuchi Kiyoshi
Device Platforms Research Laboratories Nec Corporation
-
Nagumo Toshiharu
Device Platforms Research Laboratories, NEC Corporation, 1120 Shimokuzawa, Sagamihara, Kanagawa 229-1198, Japan
-
Takeuchi Kiyoshi
Device Platforms Research Laboratories, NEC Corporation, 1120 Shimokuzawa, Sagamihara, Kanagawa 229-1198, Japan
関連論文
- Two-step Inverse Modeling for Estimation of Channel Impurity Pile-up
- Two-Step Inverse Modeling for Estimation of Channel Impurity Pile-up