A new 6-T multiplexer based full-adder for low power and leakage current optimization
スポンサーリンク
概要
- 論文の詳細を見る
Addition is a fundamental arithmetic operation which is used extensively in many very large-scale integration (VLSI) systems such as application-specific digital signal processing (DSP) and microprocessors. An adder determines the overall performance of the circuits in most of those systems. In this paper a 1-bit full adder cell which uses only six transistors has been proposed. In this design, three multiplexers and one inverter are used to minimize the transistor count and reduce power consumption. The power dissipation, propagation delay and power-delay product (PDP) are analyzed and compared with the existing adders using BSIM4 at 90nm feature size. The results show that the proposed adder has both lower power consumption and low PDP value. The proposed full adder clearly outperforms other existing adders in its temperature sustainability behavior versus power dissipation, leakage current parameters. The low power and low transistor count makes the proposed 6T full adder cell a candidate for power-efficient applications.
著者
-
Lim T.
Faculty of Engineering and Technology, Multimedia University
-
Murthy G.
Faculty of Engineering and Technology, Multimedia University
-
Senthilpari C.
Faculty of Engineering and Technology, Multimedia University
-
Velrajkumar P.
Faculty of Engineering and Technology, Multimedia University
関連論文
- A new 6-T multiplexer based full-adder for low power and leakage current optimization
- Bit parallel - iterative circuit for robotic application
- Vector quantized signal dependant Delta-Sigma modulator based high performance three-phase switching converter