A Parallel-In Folding Technique for High-Order FIR Filter Implementation(VLSI Architecture,<Special Section>VLSI Design and CAD Algorithms)
スポンサーリンク
概要
- 論文の詳細を見る
This paper presents a hardware-efficient folding technique for high-order FIR filtering while considering the tradeoff between the number of processing elements and throughput rate. Given the throughput rate, one can always employ the minimum number of processing elements for saving the implementation cost and figure out a folded architecture. However, applying inefficient folding techniques may result in costly switches and registers. Therefore, our work intends to evaluate the efficiency for folding techniques in terms of the number of registers, and the power dissipation of registers. As shown in the estimation results, while comparing with the published folded architectures under the same throughput rate, the proposed folding technique can turn out less power dissipation and low hardware complexity than the others. The proposed design has been implemented using TSMC 0.18μm 1P6M technology. As seen in the post-layout simulation, our design can meet the requirement of IS-95 WCDMA pulse shaping FIR filter while the power consumption can be as low as 16.66mW.
- 社団法人電子情報通信学会の論文
- 2006-12-01
著者
-
Dung Lan‐rong
National Chiao‐tung Univ. Hsinchu Twn
-
Dung Lan-rong
Department Of Electrical And Control Engineering National Chiao-tung University
-
YANG Hsueh-Chih
Department of Electrical and Control Engineering, National Chiao-Tung University
-
Yang Hsueh-chih
Department Of Electrical And Control Engineering National Chiao-tung University
関連論文
- On Multiple-Voltage High-Level Synthesis Using Algorithmic Transformations(Logic Synthesis)(VLSI Design and CAD Algorithms)
- Wide-Range Motion Estimation Architecture with Dual Search Windows for High Resolution Video Coding
- An IP Synthesizer for Limited-Resource DWT Processor(System Level Design)(VLSI Design and CAD Algorithms)
- A Parallel-In Folding Technique for High-Order FIR Filter Implementation(VLSI Architecture,VLSI Design and CAD Algorithms)