Low Latency and Memory Efficient Viterbi Decoder Using Modified State-Mapping Method(Fundamental Theories for Communications)
スポンサーリンク
概要
- 論文の詳細を見る
In this paper, a new implementation of the Viterbi decoder is proposed. The Modified State-Mapping VD algorithm combines the TB algorithm with the RE algorithm. By updating the starting point of the state for each memory bank, and by using Trace Back and Trace Forward information, LIFO (Last Input First Output) operation can be eliminated, which reduces the latency of the TB algorithm and decreases the resource usage of the RE algorithm. When the memory unit is 3, the resource usage is 13184 bits and the latency is 54 clocks. The latency of the proposed algorithm is 25% smaller than the MRE algorithm and 50% smaller than the k-pointer even TB algorithm. In addition, resource usage is 50% smaller than the RE algorithm. The resource usage is a little larger than that of the MRE algorithm for the small value of k, but it becomes smaller after k is larger than 16.
- 社団法人電子情報通信学会の論文
- 2006-04-01
著者
-
Park Sin-chong
Bit Engineering Laboratory Pertains To System Integration Technology Institute (siti) Information An
-
Park Sin-chong
Bit Engineering Laboratory Pertaining To System Integration Technology Institute (siti) Information
-
Seo Sang-ho
Bit Engineering Laboratory Pertaining To System Integration Technology Institute (siti) Information
-
Choi Hae‐wook
Bit Engineering Laboratory Pertaining To System Integration Technology Institute (siti) Information
-
CHOI Hae-Wook
Bit Engineering Laboratory pertaining to System Integration Technology Institute (SITI), Information
-
Choi Hae-wook
Bit Engineering Laboratory Pertaining To System Integration Technology Institute (siti) Information
関連論文
- Performance Evaluation of RTLS Based on Active RFID Power Measurement for Dense Moving Objects
- MIMO Detector Based on Trellis Structure
- Low Latency and Memory Efficient Viterbi Decoder Using Modified State-Mapping Method(Fundamental Theories for Communications)
- Instruction Based Synthesizable Testbench Architecture(Integrated Electronics)