An Optimization Algorithm for High Performance ASIP Design with Considering the RAM and ROM Sizes (Special Section on VLSI Design and CAD Algorithms)
スポンサーリンク
概要
- 論文の詳細を見る
In designing ASIPs (Application Specific Integrated Processors), the papers investigated so far have almost focused on the optimization of the CPU core and did not pay enough attention to the optimization of the RAM and ROM sizes together. This paper overcomes this limitation and proposes an optimization algorithm to defiene the best ratio between the CPU core, RAM and ROM of an ASIP chip to achieve the highest performance while satisfying design constraints on the chip area. The partitioning problem is formalized as a combinatorial optimization problem that partitions the operations into hardware and software so that the performance of the designed ASIP is maximized under given chip area constraint, where the chip area includes the HW cost of the register file for a given application program with associated input data set. The optimization problem is parameterized so that it can be applied with different technologies to synthesize CPU cores, RAMs or ROMs. The experimental results show that the proposed algorithm is found to be effective and efficient.
- 社団法人電子情報通信学会の論文
- 1998-12-25
著者
-
TAKEUCHI Yoshinori
the Department of Informatics and Mathematical Science, Graduate School of Engineering Science, Osak
-
Imai Masaharu
The Department Of Informatics And Mathematical Science Graduate School Of Engineering Science Osaka
-
Binh Nguyen
The Department Of Informatics And Mathematical Science Graduate School Of Engineering Science Osaka
-
Takeuchi Yoshinori
The Department Of Informatics And Mathematical Science Graduate School Of Engineering Science Osaka
-
Takeuchi Yoshinori
The Department Of Informatics And Mathematical Science Graduate School Of Engineering Science Osaka
関連論文
- Effectiveness of a High Speed Context Switching Method Using Register Bank (Special Section on VLSI Design and CAD Algorithms)
- Synthesizable HDL Generation for Pipelined Processors from a Micro-Operation Description (Special Section of Selected Papers from the 12th Workshop on Circuit and Systems in Karuizawa)
- An Optimization Algorithm for High Performance ASIP Design with Considering the RAM and ROM Sizes (Special Section on VLSI Design and CAD Algorithms)
- Segmentation of Depth-of-Field Images Based on the Response of ICA Filters
- Incorporating Contextual Information into Bag-of-Visual-Words Framework for Effective Object Categorization