Multi-Gigabit Pre-Emphasis Design and Analysis for Serial Link(Electronic Circuits)
スポンサーリンク
概要
- 論文の詳細を見る
In this paper, a multi-Gbps pre-emphasis design methodology and circuits for a 4/2 Pulse Amplitude Modulation (PAM) transmitter of high-speed data serial link over cable are proposed. Theoretically analysis of the total frequency response including pre-emphasis, package, cable loss and termination are first carried out. In order to gain higher data rates without increasing of symbol rate, we use 4 PAM in our system. Then, we propose a pre-emphasis architecture and algorithm that can enlarge the high frequency response so the overall frequency response in the receiver side is uniform within the desired frequency range. The overall circuit is implemented in TSMC 0.18μm 1P6M 1.8 V CMOS process. A test chip of this transmitter with pre-emphasis, PLL circuit and on-chip termination resistors is implemented by full custom flow to verify the design methodology. The measurement results of 10/5 Gbps (4/2 PAM) are carried out over 5 meter (m) long cable and is in agreement with our analysis and simulation results.
- 2005-10-01
著者
-
Chen Chih-ning
Department Of Electrical Engineering National Central University
-
LIN Chih-Hsien
Department of Electrical Engineering, National Central University
-
TSAI Chang-Hsiao
Department of Electrical Engineering, National Central University
-
JOU Shyh-Jye
Department of Electronics Engineering, National Chiao Tung University
-
Jou Shyh-jye
Department Of Electronics Engineering National Chiao Tung University
-
Lin Chih-hsien
Department Of Electrical Engineering National Central University
-
Tsai Chang-hsiao
Department Of Electrical Engineering National Central University
関連論文
- Multi-Gigabit Pre-Emphasis Design and Analysis for Serial Link(Electronic Circuits)
- Well-Structured Modified Booth Multiplier and Its Application to Reconfigurable MAC Design