Well-Structured Modified Booth Multiplier and Its Application to Reconfigurable MAC Design
スポンサーリンク
概要
- 論文の詳細を見る
This paper presents a well-structured modified Booth encoding (MBE) multiplier which is applied in the design of a reconfigurable multiply-accumulator (MAC) core. The multiplier adopts an improved Booth encoder and selector to achieve an extra-row-removal and uses a hybrid approach in the twos complementation circuit to reduce the area and improve the speed. The multiplier is used to form a 32-bit reconfigurable MAC core which can be flexibly configured to execute one 32×32, two 16×16 or four 8×8 signed multiply-accumulation. Experimentally, when implemented with a 130nm CMOS single-Vt standard cell library, the multiplier achieved a 15.8% area saving and 11.7% power saving over the classical design, and the reconfigurable MAC achieved a 4.2% area and a 7.4% power saving over the MAC design published so far if implemented with a mixed-Vt standard cell library.
- (社)電子情報通信学会の論文
- 2011-06-01
著者
-
Wang Li-rong
Department Of Computer Science And Engineering National Sun Yat-sen University
-
Jou Shyh-jye
Department Of Electronics Engineering National Chiao Tung University
-
Wang Li-rong
Department Of Electronics Engineering National Chiao Tung University
-
TU Ming-Hsien
Department of Electronics Engineering, National Chiao Tung University
-
LEE Chung-Len
College of Information Engineering, Shen Zhen Graduate School, Peking University
-
Tu Ming-hsien
Department Of Electronics Engineering National Chiao Tung University
-
Lee Chung-len
College Of Information Engineering Shen Zhen Graduate School Peking University
関連論文
- Design Exploration of an Industrial Embedded Microcontroller : Performance, Cost and Software Compatibility(Special Section on VLSI Design and CAD Algorithms)
- A Mobile-C based distributed agent management system
- Multi-Gigabit Pre-Emphasis Design and Analysis for Serial Link(Electronic Circuits)
- Well-Structured Modified Booth Multiplier and Its Application to Reconfigurable MAC Design