Performance Evaluation of the AV CODEC on a Low-Power SPXK5SC DSP Core(Image Processing and Video Processing)
スポンサーリンク
概要
- 論文の詳細を見る
This paper provides a performance evaluation of our audio and video CODEC by using a method for rapidly verifying and evaluating overall performance on real-time workloads of system LSIs integrated with SPXK5SC DSP cores. The SPXK5SC have been developed as a DSP core well-suited to system LSIs. Despite the fact that it is very important to evaluate the overall performance of target LSIs on real workloads before actual LSI fabrication, software simulators are too slow to deal with real workloads and full hardware prototyping is unable to respond well to design improvements. Therefore, we have developed a hardware emulation approach to be used on system LSIs integrated with a SPXK5SC DSP core in order to evaluate the overall performance of audio/video CODEC on a target system. Our emulation system using a DSP core TEG, which has a bus interface, and an FPGA is suitable for overall system evaluation on real-time workloads as well as architectural investigation. In this paper, we discuss the use of the emulation system in evaluating performance during AV CODEC execution. In addition, an architecture design based on our emulation system is also described.
- 社団法人電子情報通信学会の論文
- 2005-06-01
著者
-
KURODA Ichiro
Multimedia Research Laboratories, NEC Corporation
-
Ikekawa Masao
Multimedia Information Research Laboratories Nec Corporation
-
Kuroda Ichiro
Nec Electronics Corp. Kawasaki‐shi Jpn
-
KUMURA Takahiro
Multimedia Information Research Laboratories, NEC Corporation
-
KAYAMA Norio
1st System LSI Division, NEC Electronics Corporation
-
SHIONOYA Shinichi
1st System LSI Division, NEC Electronics Corporation
-
KUMAGIRI Kazuo
1st System LSI Division, NEC Electronics Corporation
-
KUSANO Takao
1st System LSI Division, NEC Electronics Corporation
-
YOSHIDA Makoto
1st System LSI Division, NEC Electronics Corporation
-
NISHITANI Takao
Kochi University of Technology
-
Shionoya Shinichi
1st System Lsi Division Nec Electronics Corporation
-
Kumura Takahiro
Multimedia Information Research Laboratories Nec Corporation
-
Kayama Norio
1st System Lsi Division Nec Electronics Corporation
-
Kusano Takao
1st System Lsi Division Nec Electronics Corporation
-
Kumagiri Kazuo
1st System Lsi Division Nec Electronics Corporation
-
Yoshida Makoto
1st System Lsi Division Nec Electronics Corporation
-
Kuroda Ichiro
Multimedia Research Laboratories Nec Corporation
-
KURODA Ichiro
Multimedia Information Research Laboratories, NEC Corporation
関連論文
- Media Processing LSI Architectures for Automotives : Challenges and Future Trends(VLSI Technology toward Frontiers of New Market)
- A 51.2 GOPS Programmable Video Recognition Processor for Vision-Based Intelligent Cruise Control Applications (Processor) (Machine Vision Applications)
- Parallel Variable Length Decoding with Inverse Quantization for Software MPEG-2 Decoders
- A Multimedia Architecture Extension for an Embedded RISC Processor
- Performance Evaluation of the AV CODEC on a Low-Power SPXK5SC DSP Core(Image Processing and Video Processing)
- Asynchronous Multirate Real-Time Scheduling for Programmable DSPs