A High-Performance and Low-Power Cache Architecture with Speculative Way-Selection (Special Issue on Low-Power High-Speed CMOS LSI Technologies)
スポンサーリンク
概要
- 論文の詳細を見る
This paper proposes a new approach to achieving high performance and low energy consumption for set-associative caches. The cache, called way-predicting set-associative cache, speculatively selects a single way, which is likely to contain the data desired by the procesor, from the set designated by a memory address, before it starts a normal cache access. By accessing only the single way predicted, instead of accessing all the ways in a set, energy consumption can be reduced. In order for the way-predicting cache to perform well, accuracy of way prediction is important. This paper shows that the accuracy of an MRU (most recently used)-based way prediction is higher than 90% for most of the benchmark programs. The proposed way-predicting cache improves the ED (energy-delay) product by 60-70% compared to the conventional set-associative cache.
- 社団法人電子情報通信学会の論文
- 2000-02-25
著者
-
Murakami Kazuaki
The Department Of Computer Science And Communication Engineering Kyushu University
-
Ishihara Tohru
The Department Of Computer Science And Communication Engineering Kyushu University
-
INOUE Koji
the Department of Internal Medicine and Department of Pathology, Nationasl Kinki-Chuo Hospiatl for C
-
Inoue Koji
The Department Of Computer Science And Communication Engineering Kyushu University
関連論文
- Chronic Eosinophilic Pneumonia Due to Visceral Larva Migrans
- Trends in High-Performance, Low-Power Processor Architectures (Special Issue on Low-Power High-Performance VLSI Processors and Technologies)
- A High-Performance and Low-Power Cache Architecture with Speculative Way-Selection (Special Issue on Low-Power High-Speed CMOS LSI Technologies)
- A High-Performance/Low-Power On-Chip Memory-Path Architecture with Variable Cache-Line Size