Power Estimation and Reduction of CMOS Circuits Considering Gate Delay
スポンサーリンク
概要
- 論文の詳細を見る
In this paper, we propose a method, called PORT-D, for optimizing CMOS logic circuits to reduce the average power dissipation. PORT-D is an extensional method of PORT. While PORT reduces the average power dissipation under the zero delay model, PORT-D reduces the average power dissipation by taking into account of the gate delay. In PORT-D, the average power dissipation is estimated by the revised BDD traversal method. The revised BDD traversal method calculates switching activity of gate otutput by constructing OBDD's without representing switching condition of a gate output. PORT-D modifies the circuit in order to reduce the average power dissipation, where transformations which reduce the average power dissipation are found by using permissible functions. Experimental results for benchmark circuits show PORT-D reduces the average power dissipation more than the number of transistors. Further more, we modify PORT-D to have high power reduction capability. In the revised method, named PORT-MIX, a mixture strategy of PORT and PORT-D is implemented. Experimental results show PORT-MIX has higher power reduction capability and higher area optimization capability than PORT-D.
- 社団法人電子情報通信学会の論文
- 1999-01-25
著者
-
Kinoshita Kozo
Dept. Of Applied Physics Faculty Of Engineering Osaka University
-
Kinoshita Kozo
Dept. Of Applied Physics Faculty Of Eng. Osaka University
-
Ueda H
Hiroshima City Univ. Hiroshima Jpn
-
UEDA Hiroaki
Department of Intelligent Systems, Faculty of Information Sciences, Hiroshima-City University
-
Ueda Hiroaki
Department Of Applied Chemistry And Department Of Advanced Materials Science University Of Tokyo:the
関連論文
- Fluctuation in Abundance and Age Structure of a Breeding Population of the Japanese Brown Frog, Rana japonica Gunther (Amphibia, Anura)(Ecology)
- Validity of Back-calculation Methods of Body Size from Phalangeal Bones:An Assessment Using Data for Rana japonica
- Power Estimation and Reduction of CMOS Circuits Considering Gate Delay
- Strong Carrier Concentration Dependence of Pressure Effect on Bipolaronic Transitions in Magneli Phase Ti_nO_ (n = 4, 5, 6)
- On the Effect of Size of Fault Word in Parallel Fault Simulation
- A Fault Simulation Method for Crosstalk Faults in Synchronous Sequential Circuits (Special Issue on Fault-Tolerant Computing)
- Quasi-One-Dimensional Spin Dynamics in LiV2O4: One-to-Three-Dimensional Crossover as a Possible Origin of Heavy Fermion State
- Reflection and Refraction Process of Spinwave in a Ferromagnet/Frustrated Ferromagnet Junction System