A Fault Simulation Method for Crosstalk Faults in Synchronous Sequential Circuits (Special Issue on Fault-Tolerant Computing)
スポンサーリンク
概要
- 論文の詳細を見る
With the scale-down of VLSI chip size and the reduction of switching time of logic gates, crosstalk faults become an important problem in testing of VLSI. For synchronous sequential circuits, the crosstalk pulses on data lines will be considered to be harmless, because they can be invalidated by a clocking phase. However, crosstalk pulses generated on clock lines or reset lines will cause an erroneous operation. In this work, we have analyzed a crosstalk fault scheme, and developed a fault simulator based on the scheme. Throughout this work, we considered the crosstalk fault as unexpected strong capacitive coupling between one data line and one clock line. Since we must consider timing in addition to a logic value, the unit delay model is used in our fault simulation. Our experiments on some benchmark circuits show that fault activation rates and fault detection rates vary widely depending on circuit characteristics. Fault detection rates of up to 80% are obtained from our simulation with test vectors generated at random.
- 社団法人電子情報通信学会の論文
- 1997-01-25
著者
-
Kinoshita Kozo
Dept. Of Applied Physics Faculty Of Eng. Osaka University
-
Itazaki N
Osaka Univ. Suita‐shi Jpn
-
ITAZAKI Noriyoshi
Dept. of Applied Physics, Faculty of Eng., Osaka University
-
IDOMOTO Yasutaka
Business Dept., MOS LSI Div., Sony Corp.
-
Idomoto Yasutaka
Business Dept. Mos Lsi Div. Sony Corp.
関連論文
- Power Estimation and Reduction of CMOS Circuits Considering Gate Delay
- On the Effect of Size of Fault Word in Parallel Fault Simulation
- A Fault Simulation Method for Crosstalk Faults in Synchronous Sequential Circuits (Special Issue on Fault-Tolerant Computing)