Automatic Defect Classification System in Semiconductors EDS Test Based on System Entity Structure Methodology
スポンサーリンク
概要
- 論文の詳細を見る
We exploit a structural knowledge representation scheme called System Entity Structure (SES) methodology to represent and manage wafer failure patterns which can make a significant influence to FABs in the semiconductor industry. It is important for the engineers to simulate various system verification processes by using predefined system entities (e.g., decomposition, taxonomy, and coupling relationships of a system) contained in the SES. For better computational performance, given a certain failure pattern, a Pruned SES (PES) can be extracted by selecting the only relevant system entities from the SES. Therefore, the SES-based simulation system allows the engineers to efficiently evaluate and monitor semiconductor data by i) analyzing failures to find out the corresponding causes and ii) managing historical data related to such failures.
- (社)電子情報通信学会の論文
- 2010-07-01
著者
-
HAN Young-Shin
Yeungnam Univ.
-
KIM SoYoung
Sungkyunkwan Univ.
-
KIM TaeKyu
Security Management Institute
-
JUNG Jason
Yeungnam University
-
Jung Jason
Yeungnam Univ. Gyeungsan Kor
関連論文
- Automatic Defect Classification System in Semiconductors EDS Test Based on System Entity Structure Methodology
- Automatic Defect Classification System in Semiconductors EDS Test Based on System Entity Structure Methodology