An Ultra Low Power and Variation Tolerant GEN2 RFID Tag Front-End with Novel Clock-Free Decoder
スポンサーリンク
概要
- 論文の詳細を見る
In this paper, an ultra low power analog front-end for EPCglobal Class 1 Generation 2 RFID tag is presented. The proposed RFID tag removes the need for high frequency clock and counters used in conventional tags, which are the most power hungry blocks. The proposed clock-free decoder employs an analog integrator with an adaptive current source that provides a uniform decoding margin regardless of the data rate and a link frequency extractor based on a relaxation oscillator that generates frequency used for backscattering. A dual supply voltage scheme is also employed to increase the power efficiency of the tag. In order to improve the tolerance of the proposed circuit to environmental variations, a self-calibration circuit is proposed. The proposed RFID analog front-end circuit is designed and simulated in 0.25µm CMOS, which shows that the power consumption is reduced by an order magnitude compared to the conventional RFID tags, without losing immunity to environmental variations.
- 2010-06-01
著者
-
CHO SeongHwan
Department of Electrical Engineering, KAIST
-
Kim Sung-jin
Department Of Electrical Engineering Kaist
-
Cho Seonghwan
Department Of Electrical Engineering Kaist
-
CHO Minchang
Department of Electrical Engineering, KAIST
-
Cho Minchang
Department Of Electrical Engineering Kaist
-
Kim Sung-jin
Department of Chemistry, Faculty of Science, Korea University
関連論文
- A Low-Jitter Area-Efficient LC-VCO Based Clock Generator in 0.13-μm CMOS
- An Ultra Low Power and Variation Tolerant GEN2 RFID Tag Front-End with Novel Clock-Free Decoder
- CO Hydrogenation over TiO2-Supported Ultrafine Fe3O4 Particle Catalysts Prepared by a Colloid Chemical Method.