Double Dielectric Spacer for the Enhancement of Silicon p-Channel Tunnel Field Effect Transistor Performance
スポンサーリンク
概要
- 論文の詳細を見る
A double dielectric spacer concept is proposed for the enhancement of the performance of silicon p-channel tunnel field effect transistor. The double dielectric spacer consist of an inner layer made of a high-$k$ material and an outer layer made of a low-$k$ material. We show that the double dielectric spacer with high-$k$ inner layer result in the concentration of the external fringe field near the source to channel junction, resulting in the improvement of ON state currents without degrading the OFF state current or the subthreshold swing. Further we have illustrated improved dynamic performance of the double dielectric spacer architecture using mixed mode simulations of unloaded and capacitively loaded inverter circuits for the first time. Performance improvements are illustrated and explained for silicon dioxide, aluminium oxide and hafnium oxide gate dielectrics.
- 2011-04-25
著者
-
Gundapaneni Suresh
Centre of Excellence in Nanoelectronics and the Department of Electrical Engineering, Indian Institute of Technology Bombay, Mumbai 400076, India
-
Kottantharayil Anil
Centre of Excellence in Nanoelectronics and the Department of Electrical Engineering, Indian Institute of Technology Bombay, Mumbai 400076, India
-
Virani Hasanali
Centre of Excellence in Nanoelectronics and the Department of Electrical Engineering, Indian Institute of Technology Bombay, Mumbai 400076, India