A Verification-Aware Design Methodology for Thread Pipelining Parallelization
スポンサーリンク
概要
- 論文の詳細を見る
This paper proposes a verification-aware design methodology that provides developers with a systematic and reliable approach to performing thread-pipelining parallelization on sequential programs. In contrast to traditional design flow, a behavior-model program is constructed before parallelizing as a bridge to help developers gradually leverage the technique of thread-pipelining parallelization. The proposed methodology integrates verification mechanisms into the design flow. To demonstrate the practicality of the proposed methodology, we applied it to the parallelization of a 3D depth map generator with thread pipelining. The parallel 3D depth map generator was further integrated into a 3D video playing system for evaluation of the verification overheads of the proposed methodology and the system performance. The results show the parallel system can achieve 33.72fps in D1 resolution and 12.22fps in HD720 resolution through a five-stage pipeline. When verifying the parallel program, the proposed verification approach keeps the performance degradation within 23% and 21.1% in D1 and HD720 resolutions, respectively.
著者
-
CHEN Peng-Sheng
Department of Computer Science and Information Engineering, National Chung Cheng University
-
GUO Jiun-In
Department of Electronics Engineering, National Chiao Tung University
-
JIAN Guo-An
Department of Computer Science and Information Engineering, National Chung Cheng University
-
CHIEN Cheng-An
Department of Computer Science and Information Engineering, National Chung Cheng University