Efficiency optimization of charge pump circuit in NAND FLASH memory
スポンサーリンク
概要
- 論文の詳細を見る
In this paper, power efficiency optimization scheme of charge pump circuit in NAND FLASH memory was proposed. The proposed scheme was implemented in program/erase charge pump by pump stage number control method. The maximum power efficiency of this pump is about 30%, and the maximum point is around 70% point of highest voltage level. So in this paper, to operate program/erase pump in highest power efficiency area, the pump stage number control scheme is proposed and evaluated in 20nm 64Gb MLC NAND FLASH memory circuit. Simulation result shows overall improvement of power efficiency, and at the wafer test about 10mA peak current reduction and overall improvement of power dissipation are found.
著者
-
Kim DuckJu
Flash Design Team I, Flash Development Division, Hynix Semiconductor Inc.
-
Han BongSeok
Flash Design Team I, Flash Development Division, Hynix Semiconductor Inc.
-
Choi SungWook
Flash Design Team I, Flash Development Division, Hynix Semiconductor Inc.
-
Chung JunSeob
Flash Design Team I, Flash Development Division, Hynix Semiconductor Inc.
-
Park JeaGun
Nano SOI Process Laboratory, Room #101, HIT, Hanyang University