High performance VLSI design of run_before for H.264/AVC CAVLD
スポンサーリンク
概要
- 論文の詳細を見る
High-performance algorithm and VLSI architecture for H.264/AVC context-adaptive, variable-length decoder (CAVLD) run_before computations are proposed to reduce the computation cycles. The run_before values of input symbols are estimated if they are zeroes in parallel. By skipping the estimation step when long symbols starting with ‘000’ are input, the architecture was drastically simplified while maintaining high performance. Experimental results showed that the performance for run_before computations improved by 68% on average when four symbols were estimated in parallel in comparison with sequential estimation of the symbols. The area of run_before is increased by 23% by the proposed architecture.
著者
-
Bae Jongwoo
Department of Information and Communication Engineering, Myongji University
-
Cho Jinsoo
Department of Computer Engineering, Kyungwon University
-
Baek Jonghyen
Korea Railroad Research Institute
-
Kim Baekhyun
Korea Railroad Research Institute
関連論文
- High performance VLSI design of run_before for H.264/AVC CAVLD
- The Impact of Disjoint Multiple Paths on SCTP in the Connected MANET for Emergency Situations