Two-stage digital I/Q demodulator employing a reconfigurable 16-phase down-mixing technique
スポンサーリンク
概要
- 論文の詳細を見る
This letter presents a new two-stage digital I/Q demodulator employing a reconfigurable 16-phase quadrature intermediate frequency (IF) sampling technique for multistandard wireless systems such as mobile TV applications. The proposed two-stage digital I/Q demodulator provides the flexibility for the multiphase scheme such as a quadrature phase shift keying (QPSK) and 16-quadrature amplitude modulation (QAM) at the level of down-mixing, which introduces an efficient architecture for the following decimation filter. In this letter, the prototype chip has been implemented in a 0.18µm standard CMOS technology and occupied with the active chip area of 0.02mm2. The power consumption of the fabricated chip is 0.42mW with a 1.8V supply voltage at the sampling frequency of 26 MHz. The experimental results show that the proposed two-stage digital I/Q demodulator is suitable for multistandard wireless systems which require small silicon area and low power dissipation.
著者
-
Kim Soo-won
Department Of Electronics Engineering Korea University
-
Min Young-Jae
Department of Electrical and Electronics Engineering, Korea University
-
Jeong Chanyong
Corporate R&D Institute, Samsung Electro-Mechanics Co., Ltd.
-
Jeong Chanyong
Corporate R&D Institute, Samsung Electro-Mechanics Co., Ltd.
関連論文
- Two-stage digital I/Q demodulator employing a reconfigurable 16-phase down-mixing technique
- An Area-Efficient, Low-VDD, Highly Reliable Multi-Cell Antifuse System Fully Operative in DRAMs