An Architecture of Embedded Decompressor with Reconfigurability for Test Compression
スポンサーリンク
概要
- 論文の詳細を見る
Test compression / decompression scheme for reducing the test application time and memory requirement of an LSI tester has been proposed. In the scheme, the employed coding algorithms are tailored to a given test data, so that the tailored coding algorithm can highly compress the test data. However, these methods have some drawbacks, e.g., the coding algorithm is ineffective in extra test data except for the given test data. In this paper, we introduce an embedded decompressor that is reconfigurable according to coding algorithms and given test data. Its reconfigurability can overcome the drawbacks of conventional decompressors with keeping high compression ratio. Moreover, we propose an architecture of reconfigurable decompressors for four variable-length codings. In the proposed architecture, the common functions for four codings are implemented as fixed (or non-reconfigurable) components so as to reduce the configuration data, which is stored on an ATE and sent to a CUT. Experimental results show that (1) the configuration data size becomes reasonably small by reducing the configuration part of the decompressor, (2) the reconfigurable decompressor is effective for SoC testing in respect of the test data size, and (3) it can achieve an optimal compression of test data by Huffman coding.
- 電子情報通信学会(IEICE)の論文
- 2008-03-01
電子情報通信学会(IEICE) | 論文
- Throughput Improvement with Discrete Pilot Signal Assignment and Iterative Channel Identification for MQRD-PCM/OFDM
- A Self-Test of Dynamically Reconfigurable Processors with Test Frames
- An Architecture of Embedded Decompressor with Reconfigurability for Test Compression
- A Hybrid Greedy Routing with Location Information for Mobile Ad Hoc Networks
- Route-Split Routing Resilient to Simultaneous Failure for Mobile Ad Hoc Networks