A Method of Test Generation for Acyclic Sequential Circuits Using Single Stuck-at Fault Combinational ATPG
スポンサーリンク
概要
- 論文の詳細を見る
A test generation method with time-expansion model can achieve high fault efficiency for acyclic sequential circuits, which can be obtained by partial scan design. This method, however, requires combinational test pattern generation algorithm that can deal with multiple stuck-at faults, even if the target faults are single stuck-at faults. In this paper, we propose a test generation method for acyclic sequential circuits with a circuit model, called MS-model, which can express multiple stuck-at faults in time-expansion model as single stuck-at faults. Our procedure can generate test sequences for acyclic sequential circuits with just combinational test pattern generation algorithm for single stuck-at faults. Experimental results show that test sequences for acyclic sequential circuits with high fault efficiency are generated in small computational effort.
- 電子情報通信学会(IEICE)の論文
- 2003-12-01
電子情報通信学会(IEICE) | 論文
- Throughput Improvement with Discrete Pilot Signal Assignment and Iterative Channel Identification for MQRD-PCM/OFDM
- A Self-Test of Dynamically Reconfigurable Processors with Test Frames
- An Architecture of Embedded Decompressor with Reconfigurability for Test Compression
- A Hybrid Greedy Routing with Location Information for Mobile Ad Hoc Networks
- Route-Split Routing Resilient to Simultaneous Failure for Mobile Ad Hoc Networks