Mastering MPSoCs for Mixed-critical Applications
スポンサーリンク
概要
- 論文の詳細を見る
Multi-Processor Systems-on-Chips (MPSoCs) emerge as the predominant platform in embedded real-time applications. A large variety of ubiquitous services should be implemented by embedded systems in a cost- and power-efficient way, yet providing a maximum degree of performance, usability and dependability. By using a scalable Network-on-Chip (NoC) architecture which replaces the traditional point-to-point and bus connections in conjunction with performant IP cores it is possible to use the available performance to consolidate functionality on a single MPSoC platform. But especially when uncritical best-effort applications (e.g., entertainment) and critical applications (e.g., pedestrian detection, electronic stability control) are combined on the same architecture (mixed-criticality), validation faces new challenges. Due to complex resource sharing in MPSoCs the timing behavior becomes more complex and requires new analysis methods. Additionally, applications that may exhibit multiple behaviors corresponding to different operating modes (e.g., initialization mode, fault-recovery mode) need to be also considered in the design of mixed-critical MPSoCs. In this paper, challenges in the design of mixed-critical systems are discussed and formal analysis solutions which consider shared resources, NoC communication, multi-mode applications and their reliabilities are proposed.
- 一般社団法人情報処理学会の論文
- 2011-08-10
著者
-
Maurice Sebastian
Institut fur Datentechnik und Kommunikationsnetze, Technische Universitat Braunschweig
-
Simon Schliecker
Symtavision GmbH
-
Jonas Diemer
Institut fur Datentechnik und Kommunikationsnetze, Technische Universitat Braunschweig
-
Philip Axer
Institut fur Datentechnik und Kommunikationsnetze, Technische Universitat Braunschweig
-
Rolf Ernst
Institut fur Datentechnik und Kommunikationsnetze, Technische Universitat Braunschweig
-
Mircea Negrean
Institut fur Datentechnik und Kommunikationsnetze, Technische Universitat Braunschweig