Efficient DSP Architecture for Viterbi Decoding with Small Trace Back Latency(Fundamental Theories for Communications)
スポンサーリンク
概要
- 論文の詳細を見る
This paper proposes efficient DSP instructions and their hardware architecture for the Viterbi algorithm. The implementation of the Viterbi algorithm on a DSP chip has been attracting more interest for its flexibility, programmability, etc. The proposed architecture can reduce the Trace Back (TB) latency and can support various wireless communication standards. The proposed instructions perform the Add Compare Select (ACS) and TB operations in parallel and the architecture has special hardware, called the Offset Calculation Unit (OCU), which automatically calculates data addresses for acceleration of the trellis butterfly computations. When the constraint length K is 5, the proposed architecture can reduce the decoding cycles about 17% compared with Carmel DSP and about 45% compared with TMS320C55x.
- 社団法人電子情報通信学会の論文
- 2006-10-01
著者
-
Oh Seong
School Of Electrical And Computer Eng. Ajou Univ.
-
Sunwoo Myung
School Of Electrical And Computer Eng. Ajou Univ.
-
PARK Weon
Telecommunications R & D Center, Samsung Electronics
-
Park Weon
Telecommunications R & D Center Samsung Electronics
関連論文
- Efficient DSP Architecture for Viterbi Decoding with Small Trace Back Latency(Fundamental Theories for Communications)
- Performance Analysis of an MC-CDMA/TDD Uplink System with Pre-Equalization in a Highly Time-Varying Channel