An Efficient and Reliable Watermarking System for IP Protection(VLSI Design Technology and CAD)
スポンサーリンク
概要
- 論文の詳細を見る
IP (Intellectual Property) reuse plays an important role in modern IC design so that IP Protection (IPP) technique is get concerned. In this paper, we introduce a new efficient watermarking system for IPP on post-layout design stage. The signature (which indicates the designer) is encrypted with a secret key by DES (Data Encryption Standard) to produce a bit string, which is then embedded into the layout design as constraints by using a specific incremental router. Once the design is watermarked successfully, the signature can be extracted accurately by the system. The system also has a strong resistance to the attack on watermarking due to the DES functionality. This watermarking technique uniquely identifies the circuit origin, yet is difficult to be detected or fabricated without our tool. We evaluated the watermarking system on IBM-PLACE 2.0 benchmark suites. The results show the system robustness and strength: the system success probability achieves 100% in suitable time with no extra area and wire length cost on design performances.
- 社団法人電子情報通信学会の論文
- 2007-09-01
著者
-
Toyonaga Masahiko
Department Of Information Science Kochi University
-
NIE Tingyuan
Department of Information Science, Kochi University
-
Nie Tingyuan
Department Of Information Science Kochi University