Carry Propagation Free Adder/Subtracter Using Adiabatic Dynamic CMOS Logic Circuit Technology(<Special Issue>Special Section on Papers Selected from ITC-CSCC 2002)
スポンサーリンク
概要
- 論文の詳細を見る
This paper describes a design of a Carry Propagation Free Adder/Subtracter (CPFA/S) VLSI using the Adiabatic Dynamic CMOS Logic (ADCL) circuit technology. Using a PSPICE simulator, energy dissipation of the ADCL 1 bit CPFA/S is compared with that of the CMOS 1 bit CPFA/S. As a result, energy dissipation of the proposed ADCL circuits is about 1/3 as high as that of the CMOS circuits. The transistors count, propagation-delay time and energy dissipation of the ADCL 4 bit CPFA/S are compared with those of the ADCL 4 bit Ripple Carry Adder/Subtracter (RCA/S). The transistors count and propagation-delay time are found to be reduced by 7.02% and 57.1%, respectively. Also, energy dissipation is found to be reduced by 78.4%. Circuit operation and performance are evaluated using a chain of the ADCL 1 bit CPFA/S fabricated in a 1.2μm CMOS process. The experimental results show that addition and subtraction are operated with clock frequencies up to about 1 MHz. In addition, the total power dissipation of the ADCL 1 bit CPFA/S is 28.7μW including the power supply.
- 社団法人電子情報通信学会の論文
- 2003-06-01
著者
-
Yokoyama Michio
Graduate School Of Science And Engineering Yamagata University
-
Takahashi Yasuhiro
Graduate School Of Science And Engineering Yamagata University
-
KONTA Kei-ichi
Graduate School of Science and Engineering, Yamagata University
-
TAKAHASHI Kazukiyo
Graduate School of Science and Engineering, Yamagata University
-
SHOUNO Kazuhiro
Department of Bio-system Engineering, Faculty of Engineering, Yamagata University
-
MIZUNUMA Mitsuru
Department of Bio-system Engineering, Faculty of Engineering, Yamagata University
-
Konta Kei-ichi
Graduate School Of Science And Engineering Yamagata University
-
Mizunuma Mitsuru
Department Of Bio-system Engineering Faculty Of Engineering Yamagata University
-
Takahashi Kazukiyo
Graduate School Of Science And Engineering Yamagata University
-
Shouno Kazuhiro
Department Of Bio-system Engineering Faculty Of Engineering Yamagata University
関連論文
- Carry Propagation Free Adder/Subtracter Using Adiabatic Dynamic CMOS Logic Circuit Technology(Special Section on Papers Selected from ITC-CSCC 2002)
- Flux characteristics of cell culture medium in rectangular microchannels
- Design of low-power clock generator synchronized with AC power for adiabatic dynamic CMOS logic