Reversible Energy Recovery Logic Circuits and Its 8-Phase Clocked Power Generator for Ultra-Low-Power Applications
スポンサーリンク
概要
- 論文の詳細を見る
We proposed Reversible Energy Recovery Logic (RERL) using an 8-phase docking scheme, which is a dual-rail reversible adiabatic logic for ultra-low-energy applications. Because we eliminated non-adiabatic energy loss in RERL by using the concept of reversible logic, RERL has only adiabatic and leakage losses. In this paper we explain its operation and logic design and present its simulation and experimental results. We also prcscnt an energy-efficient 8-phase, clocked power generator that uses an off-chip inductor. With simulation results for the full adder, we confirmed that the RERL circuit, consumed substantially less energy than other logic circuits at low-speed operation. We evaluated a test chip implemented with a 0.6-μm CMOS technology, which integrated a chain of inverters with a clocked power generator. In the experimental results, the RERL circuit consumed only 4.5% of the dissipated energy of a static CMOS circuit at an optimal operating speed of 40 kHz. In conclusion, RERL is suitable for the applications that do not require high performance but low-energy consumption because its energy consumption can be decreased to the minimum by reducing the operating frequency until adiabatic and leakage losses are equal.
- 社団法人電子情報通信学会の論文
- 1999-04-25
著者
-
Chae Soo-lk
School Of Electrical Engineering Seoul National University
-
Kim Dong-gyu
School Of Electrical Engineering Seoul National University
-
LIM Joonho
School of Electrical Engineering, Seoul National University
-
Lim J
Tokyo Inst. Technol. Yokohama‐shi Jpn
-
Lim Joonho
School Of Electrical Engineering Seoul National University