Bipartition and Synthesis in Low Power Pipelined Circuits
スポンサーリンク
概要
- 論文の詳細を見る
By treating each different output pattern as a state, we propose a low power architecture for pipelined circuits using bipartition. It is possible that the output of a pipelined circuit transit mainly among some of different states. If some few states dominate most of the time, we could partition the combinational portion of a pipelined circuit into two blocks:one that contains the few states with high activity is small and the other that contains the remainder with low activity is big. The original pipelined circuit is bipartitioned into two individual pipelined circuits. An additional combination logic block is introduced to control which of the two partitioned blocks to work. Power reduction is based on the observation that most time the small block is at work and the big one is at idle. In order to minimize the power consumption of this architecture, we present an algorithm that can improve the efficiency of this additional control block. Experiments with MCNC benchmarks show high percentage of power saving by using our new architecture for low power pipelined circuit design.
- 社団法人電子情報通信学会の論文
- 1998-04-25
著者
-
Huang Xian-june
The Authors Are With The Department Of Electrical Engineering National Taiwan University
-
Lai Feipei
The Author Is With The Department Of Electrical Engineering And The Department Of Computer Sciecne A
-
Shang Rung-ji
The Authors Are With The Department Of Computer Science And Information Engineering National Taiwan
-
CHEN Shyh-Jong
The authors are with the Department of Electrical Engineering, National Taiwan University
-
RUAN Shang-Jang
The authors are with the Department of Computer Science, and Information Engineering, National Taiwa
-
Ruan Shang-jang
The Authors Are With The Department Of Computer Science And Information Engineering National Taiwan
-
Chen Shyh-jong
The Authors Are With The Department Of Electrical Engineering National Taiwan University