Noise Metrics in Flip-Flop Designs(Digital Circuits and Computer Arithmetic, <Special Section>Recent Advances in Circuits and Systems-Part 1)
スポンサーリンク
概要
- 論文の詳細を見る
About 20-45% of the total power in any VLSI circuit is consumed by the clocking system and 90% of this power consumption is spent by flip-flops. Wider datapaths, deeper pipelines, and increasing number of registers in modern processors have underscored the importance of the flip-flops. As a result, the flip-flops' performance metrics such as, power, delay, and power delay product will become a crucial factor in overall performance of processors. As technology is moving into deep submicron level, noise immunity and noise generated by any component in a digital device is also becoming a vital factor in circuit design. This paper studies various flip-flop designs for their noise immunity and noise generation metrics. It categorizes the flip-flops and reports extensive simulation results for best representative examples including the newly proposed one from the group (a patent is filed for this flip-flop). It compares power, delay, power delay product, number of transistors, number of clocked transistors, noise immunity, and noise generation for flip-flops that are reported as ones with the best performances in the literature.
- 社団法人電子情報通信学会の論文
- 2005-07-01
著者
-
Bayoumi Magdy
Center For Advanced Computer Studies (cacs) University Of Louisiana At Lafayette
-
Faisal Md
Center For Advanced Computer Studies (cacs) University Of Louisiana At Lafayette
-
ELGAMEL Mohammed
Center for Advanced Computer Studies (CACS), University of Louisiana at Lafayette
-
Elgamel Mohammed
Center For Advanced Computer Studies (cacs) University Of Louisiana At Lafayette
関連論文
- Autonomous Decentralized Systems Based Approach to Object Detection in Sensor Clusters(Ad hoc, Sensor Network and P2P, Autonomous Decentralized Systems)
- Noise Metrics in Flip-Flop Designs(Digital Circuits and Computer Arithmetic, Recent Advances in Circuits and Systems-Part 1)