A Novel FPGA Architecture and an Integrated Framework of CAD Tools for Implementing Applications(Programmable Logic, VLSI, CAD and Layout, <Special Section>Recent Advances in Circuits and Systems-Part 1)
スポンサーリンク
概要
- 論文の詳細を見る
A complete system for the implementation of digital logic in a Field-Programmable Gate Array (FPGA) platform is introduced. The novel power-efficient FPGA architecture was designed and simulated in STM 0.18μm CMOS technology. The detailed design and circuit characteristics of the Configurable Logic Block, the interconnection network, the switch box and the connection box were determined and evaluated in terms of energy, delay and area. A number of circuit-level low-power techniques were employed because power consumption was the primary concern. Additionally, a complete tool framework for the implementation of digital logic circuits in FPGA platforms is introduced. Having as input VHDL description of an application, the framework derives the reconfiguration bitstream of FPGA. The framework consists of: i) non-modified academic tools, ii) modified academic tools and iii) new tools. Furthermore, the framework can support a variety of FPGA architectures. Qualitative and quantitative comparisons with existing academic and commercial architectures and tools are provided, yielding promising results.
- 社団法人電子情報通信学会の論文
- 2005-07-01
著者
-
Vassiliadis Nikolaos
Electronics And Computers Div. Department Of Physics Aristotle University Of Thessaloniki
-
Nikolaidis Spiridon
Electronics And Computers Div. Department Of Physics Aristotle University Of Thessaloniki
-
SIOZIOS Konstantinos
VLSI Design and Testing Center, Department of Electrical and Computer Eng., Democritus University of
-
KOUTROUMPEZIS George
VLSI Design and Testing Center, Department of Electrical and Computer Eng., Democritus University of
-
TATAS Konstantinos
VLSI Design and Testing Center, Department of Electrical and Computer Eng., Democritus University of
-
KALENTERIDIS Vasilios
Electronics and Computers Div., Department of Physics, Aristotle University of Thessaloniki
-
POURNARA Haroula
Electronics and Computers Div., Department of Physics, Aristotle University of Thessaloniki
-
PAPPAS Ilias
Electronics and Computers Div., Department of Physics, Aristotle University of Thessaloniki
-
SOUDRIS Dimitrios
VLSI Design and Testing Center, Department of Electrical and Computer Eng., Democritus University of
-
THANAILAKIS Antonios
VLSI Design and Testing Center, Department of Electrical and Computer Eng., Democritus University of
-
SISKOS Stilianos
Electronics and Computers Div., Department of Physics, Aristotle University of Thessaloniki
-
Pappas Ilias
Electronics And Computers Div. Department Of Physics Aristotle University Of Thessaloniki
-
Pournara Haroula
Electronics And Computers Div. Department Of Physics Aristotle University Of Thessaloniki
-
Siozios Konstantinos
Vlsi Design And Testing Center Department Of Electrical And Computer Eng. Democritus University Of T
-
Koutroumpezis George
Vlsi Design And Testing Center Department Of Electrical And Computer Eng. Democritus University Of T
-
Kalenteridis Vasilios
Electronics And Computers Div. Department Of Physics Aristotle University Of Thessaloniki
-
Soudris Dimitrios
Vlsi Design And Testing Center Department Of Electrical And Computer Eng. Democritus University Of T
-
Tatas Konstantinos
Vlsi Design And Testing Center Department Of Electrical And Computer Eng. Democritus University Of T
-
Siskos Stilianos
Electronics And Computers Div. Department Of Physics Aristotle University Of Thessaloniki
-
Thanailakis Antonios
Vlsi Design And Testing Center Department Of Electrical And Computer Eng. Democritus University Of T
関連論文
- A Novel FPGA Architecture and an Integrated Framework of CAD Tools for Implementing Applications(Programmable Logic, VLSI, CAD and Layout, Recent Advances in Circuits and Systems-Part 1)
- A Low Power Baseband Processor for a Portable Dual Mode DECT/GSM Terminal( Development of Advanced Computer Systems)