REMARC : Reconfigurable Multimedia Array Coprocessor
スポンサーリンク
概要
- 論文の詳細を見る
This paper describes a new reconfigurable processor architecture called REMARC (Reconfigurable Multimedia Array Coprocessor). REMARC is a small array processor that is tightly coupled to a main RISC processor. It consists of a global control unit and 64 16-bit processors called nano processors. REMARC is designed to accelerate multimedia applications, such as video compression, decompression, and image processing. These applications typically use 8-bit or 16-bit data therefore, each nano processor has a 16-bit datapath that is much wider than those of other reconfigurable coprocessors. We have developed a programming environment for REMARC and several realistic application programs, DES encryption, MPEG-2 decoding, and MPEG-2 encoding. REMARC can implement various parallel algorithms which appear in these multimedia applications. For instance, REMARC can implement SIMD type instructions similar to multimedia instruction extensions for motion compensation of the MPEG-2 decoding. Furthermore, the highly pipelined algorithms, like systolic algorithms, which appear in motion estimation of the MPEG-2 encoding can also be implemented efficiently. REMARC achieves speedups ranging from a factor of 2.3 to 21.2 over the base processor which is a single issue processor or 2-issue superscalar processor. We also compare its performance with multimedia instruction extensions. Using more processing resources, REMARC can achieve higher performance than multimedia instruction extensions.
- 社団法人電子情報通信学会の論文
- 1999-02-25
著者
-
Miyamori Takashi
Toshiba Corporation
-
OLUKOTUN Kunle
Faculty of Electrical Engineering, Stanford University
-
Olukotun Kunle
Faculty Of Electrical Engineering Stanford University
関連論文
- A 4GOPS 3 Way-VLIW Image Recognition Processor Based on a Configurable Media Processor(Special Issue on High-Performance and Low-Power Microprocessors)
- REMARC : Reconfigurable Multimedia Array Coprocessor