A Second-Order Sigma-Delta Modulator with a Gain Scaling of ADC and a Simple Multibit DAC
スポンサーリンク
概要
- 論文の詳細を見る
A second-order sigma-delta modulator with a 3-bit internal quantizer featuring a gain scaling of an internal ADC and a very simple internal DAC has been designed and implemented in a 0.8μm double-poly double-metal CMOS process. We improved the performance of the modulator with the gain scaling of a 3-bit internal ADC and design of the internal error-free DAC with using simple logic gates. The specification of each component is determined for the modulator to have 14-bit resolution by time based modeling and the designed components satisfy the required specifications. The peak SNR of 87 dB and dynamic range of 87 dB were achieved at a clock rate of 2.816 MHz for 22 kHz baseband. The measured results show that the fabricated modulator lower SNR by 14 dB than that of the simulation due to the non-ideal imput source and the disregarded error factors in the modeling such as the voltage variable capacitors etc.
- 社団法人電子情報通信学会の論文
- 2000-06-25
著者
-
Choi Pyung
The Authors Are With The Faculty Of The School Of Electronics And Electrical Engineering Kyungpook N
-
Kwon Dae-hyuk
The Author Is With The Faculty Of The Department Of Electronic And Information Engineering Kyungil U
-
CHO Byung-Woog
The author is with Ph.D.of the Department of Electronics, Graduate School, Kyungpook National Univer
-
CHOI Jun-Rim
The authors are with the Faculty of the School of Electronics and Electrical Engineering, Kyungpook
-
SOHN Byung-Ki
The authors are with the Faculty of the School of Electronics and Electrical Engineering, Kyungpook
-
Cho Byung-woog
The Author Is With Ph.d.of The Department Of Electronics Graduate School Kyungpook National Universi
-
Sohn Byung-ki
The Authors Are With The Faculty Of The School Of Electronics And Electrical Engineering Kyungpook N
-
Choi Jun-rim
The Authors Are With The Faculty Of The School Of Electronics And Electrical Engineering Kyungpook N