A Fast Graph-Based Alternative Wiring Scheme for Boolean Networks (Special Section of Papers Selected from ITC-CSCC'99)
スポンサーリンク
概要
- 論文の詳細を見る
Alternative wiring techniques have been shown to be very useful for many EDA problems. The currently used rewiring techniques are mainly ATPG based. In this paper, we study the approach of applying purely graph-based local pattern search methods in locating alternative wires. The method searches minimal graph patterns containing alternative wires that limited to 2 edges distant from the target wire. The experimental result shows that this scheme is very fast and has the advantage of searching both the nearby forward and backward alternative wires easily. The overall number of alternative wires searched is quite comparable (104%), compared to the forward search only RAMBO version [10], [11], and the CPU time is 200 times faster. We also illustrate its usage, among many others, by a simple coupling with the SIS algebraic operations and let this rewiring tool serve as a netlist-perturbing engine for logic minimization. The coupling scheme shows a further reduction of 8.5% in area compared to applying algebraic script alone, with a nearly negligible CPU overhead spent in rewiring.
- 社団法人電子情報通信学会の論文
- 2000-06-25
著者
-
Wu Yu-liang
The Author Is With The Department Of Computer Sci.& Eng. The Chinese University
-
Long W
Aplus Design Technol. Inc. Ca Usa
-
LONG Wangning
The author is with the Department of Computer Sci.University of California
-
FAN Hongbing
The author is with School of Math.& Syst., Sci., Shandong University
-
Fan Hongbing
The Author Is With School Of Math.& Syst. Sci. Shandong University