Performance Analysis of Oversampling Data Recovery Circuit (Special Section of Papers Selected from ITC-CSCC '98)
スポンサーリンク
概要
- 論文の詳細を見る
In this paper an analysis on the oversampling data recovery circuit is presented. The input waveform is assumed to be non-return-zero (NRZ) binary signals. A finite Markov chain model is used to evaluate the steady-state phase jitter performance. Theoretical analysis enables us to predict the input signal-to-noise ratio (SNR) versus bit error rate (BER) of the oversampling data recovery circuit for various oversampling ratios. The more number of samples per single bit results in the better performance on BER at the same input SNR. To achieve 10^<-11> BER, 8 times oversampling has about 2dB input signal penalty compared to 16 times oversampling. In an architectural choice of the oversampling data recovery circuit, the recovered clock can be updated in each data bit or in every multiple bits depending on the input data rate and input noise. Two different clock update schemes were analyzed and compared. The scheme updating clock in every data bit has about 1.5 dB penalty against the multiple bits (4 bits) clock updating scheme with 16 times oversampling in white noise dominant input data. The results were applied to the fabricated circuits to validate the analysis.
- 社団法人電子情報通信学会の論文
- 1999-06-25
著者
-
Kang J‐k
Inha Univ. Inchon Kor
-
KANG Jin-Ku
Faculty of School of Electrical and Computer Engineering, Inha University
-
Kang Jin-ku
Faculty Of School Of Electrical And Computer Engineering Inha University
関連論文
- Performance Analysis of Oversampling Data Recovery Circuit (Special Section of Papers Selected from ITC-CSCC '98)
- A 1.0Gbps CMOS Oversampling Data Recovery Circuit with Fine Delay Generation Method (Special Section of Papers Selected from ITC-CSCC'99)