SAPICE: A Design Tool of CMOS Operational Amplifiers
スポンサーリンク
概要
- 論文の詳細を見る
Based on a new search strategy using circuit simulation and simulated annealing with local search, a design tool is proposed to automate design or tuning process for CMOS operational amplifiers. A special-purpose circuit simulator and some heuristics are used to accomplish the design within reasonable time. For arbitrary circuit topology and specifications, the discrete optimization of cost function is performed by global and local search. Through the comparision of design results and the design of a low-power high-speed CMOS operational amplifier usable in 10-b 25-MHz pipelined A/D converters, it has been demonstrated that this tool can be used for designing high-performance operational amplifiers with less design knowledge and effort.
- 社団法人電子情報通信学会の論文
- 1997-09-25
著者
-
Kyung C‐m
Korea Advanced Inst. Sci. And Technol. Taejon Kor
-
YU Sang-Dae
the Faculty of the School of Electronic and Electrical Engineering, Kyungpook National University
-
KYUNG Chong-Min
the Faculty of the Department of Electrical Engineering, Korea Advanced Institute of Science and Tec
-
Yu S‐d
Kyungpook National Univ. Teagu Kor
-
Kyung Chong-min
The Faculty Of The Department Of Electrical Engineering Korea Advanced Institute Of Science And Tech
-
Yu Sang-dae
The Faculty Of The School Of Electronic And Electrical Engineering Kyungpook National University