A Low-Cost Standard Mode MPI Hardware Unit for Embedded MPSoC
スポンサーリンク
概要
- 論文の詳細を見る
In this paper, we propose a novel low-cost Message Passing Interface (MPI) unit between processor nodes, which supports message passing in multiprocessor systems using distributed memory architecture. Our MPI unit operates in the standard mode - using the buffered mode for small amounts of data transaction and the synchronous mode for large amounts of data transaction. This results in increased performance by reducing the control message transmission time for the small amount of data. We verified the performance with a simulator designed based on SystemC. Additionally, we designed the MPI unit using VerilogHDL, and we synthesized it with a synopsys design compiler. The proposed standard mode MPI unit shows a high performance even though the size of the MPI unit occupies less than 1% of the whole chip. Thus, with respect to low-cost design and scalability, this MPI hardware unit is useful to increase overall performance of the embedded Multiprocessor System on a Chip (MPSoC).
- 2011-07-01
著者
-
Jeong Ha-young
Department Of Electrical And Electronic Engineering Yonsei University
-
Chung Won-young
Department Of Electrical And Electronic Engineering Yonsei University
-
RO Won
Department of Electrical and Electronic Engineering, Yonsei University
-
LEE Yong-surk
Department of Electrical and Electronic Engineering, Yonsei University
-
Ro Won
Department Of Electrical And Electronic Engineering Yonsei University
-
Lee Yong-surk
Department Of Electrical And Electronic Engineering Yonsei University
関連論文
- A Low-Cost Standard Mode MPI Hardware Unit for Embedded MPSoC
- A Novel Sequential Tree Algorithm Based on Scoreboard for MPI Broadcast Communication